Multi-Chiplet Fabric Performance Engineer
Company
Rivos
Location
Fort Collins
Type
Full Time
Job Description
Join a cutting-edge and well-funded hardware startup in Silicon Valley as a Multi-chiplet fabric performance engineer within the Data Parallel Accelerator team. Our mission is to reimagine silicon and create Risc-V based Accelerated computing platforms that will transform the industry. Use of chiplets is key to maximize compute on each socket and cross-chiplet fabric play a critical role in ensuring that each compute element has a low latency and high bandwidth path to system memory. You will have the opportunity to work with some of the most talented and passionate engineers in the world to create designs that push the envelope on performance, energy efficiency and scalability. We offer a fun, creative and flexible work environment, with a shared vision to build products to change the world.
Requirements
- Knowledge of on-chip interconnection networks (NoC) including routing, arbitration, deadlock-avoidance and flow control methods.
- Experience in developing and working with interconnect-only as well as full-system simulators.
- Cycle accurate performance modeling experience using C/C++.
- Analytical modeling for fabric components with focus on latency and bandwidth.
- Ability to work well in a team and be productive under aggressive schedules.
- Proficiency in C or C++, Python and System Verilog.
- Experience with high-level simulators for power estimation is a plus.
- Excellent skills in problem solving, written and verbal communication, excellent organization skills, and highly self-motivated.
Responsibilities
- Work closely with fabric architects and micro-architects to define the multi-chiplet interconnection solution for Data Parallel Accelerator.
- Ability to represent key design details in a Python-based analytical model for peak bandwidth estimation under different traffic scenarios.
- Ability to represent architectural and micro-architectural details in cycle accurate performance models and setup performance / design space exploration studies using those models.
- Bringup and performance debug for multi-chiplet configs including full system compute and on-chip fabrics.
- Performance correlation of model with RTL - explore high performance strategies and validate that the RTL design meets targeted performance
- Develop performance verification tests to ensure quality of model and design.
Education and Experience
Bachelorβs degree plus 2 years of relevant industry experience.
Master's or Ph.D with internship experience.
Date Posted
09/17/2024
Views
1
Similar Jobs
Geotechnical Engineer – Senior Level (Hybrid) - Barr Engineering Co.
Views in the last 30 days - 0
The job description is for a geotechnical engineering position at Barr Engineering Co The role involves working on various geotechnical projects manag...
View DetailsCustomer Support Specialist I - TurboTenant
Views in the last 30 days - 0
TurboTenant a tech startup in Fort Collins Colorado is seeking a Customer Support Specialist The role involves supporting users building relationships...
View DetailsField Systems Manager - Slingshot Aerospace
Views in the last 30 days - 0
The text describes a job position for a Field Systems Manager in Slingshot Aerospace focusing on leading a team to build and maintain a global sensor ...
View DetailsAdministrative Coordinator - Capital Business Systems
Views in the last 30 days - 0
Capital Business Systems is seeking an Administrative Coordinator to join their team in Fort Collins CO The successful candidate will provide support ...
View DetailsSenior Product Designer, Growth - TurboTenant
Views in the last 30 days - 0
TurboTenant is a usercentric company that values design and prioritizes delivering value to landlords and tenants They are looking for a skilled fulls...
View DetailsSenior Product Manager, Growth Team - TurboTenant
Views in the last 30 days - 0
TurboTenant is looking for a Senior Product Manager to lead a product team focusing on building products that drive measurable outcomes among millions...
View Details