PHY Design Verification Engineer

Apple San Diego, CA

Company

Apple

Location

San Diego, CA

Type

Full Time

Job Description

Would you like to join Apple's growing wireless silicon development team? Our wireless SoC organization is responsible for all aspects of wireless silicon development with a particular emphasis on highly energy-efficient design and new technologies that transform the user experience at the product level, all of which is driven by a world-class vertically integrated engineering team spanning RF/Analog architecture and design, Systems/PHY/MAC architecture and design, VLSI/RTL design and integration, Design Verification, Emulation, Test and Validation, and FW/SW engineering.

Description

In this highly visible role, you will be at the center of a silicon design group with a critical impact on delivering world-class silicon to empower wireless products for hundreds of millions of customers. As a PHY Design Verification Engineer, you will be responsible for pre-silicon RTL verification of wireless PHY and its interfaces with the rest of the wireless communication SoC. You will interact with DV methodologists, designers, and communication systems engineers to develop reusable testbench and verification environment deploying the latest methodology with metric-driven verification, ensuring the highest design quality.","responsibilities":"Work closely with the system and design teams to review and understand the PHY subsystem microarchitecture, and create verification plans from specifications, review and refine to achieve coverage targets.

Build block level test benches with a reference model, using the best-in-class DV methodology. Architect test benches with maximum reusability in mind.

Develop and execute both directed and constrained random tests, debug failures, manage bug tracking, and work with designers to drive closure of issues found.

Create and analyze block/subsystem-level coverage models, and add test cases to increase coverage.

Use machine learning and AI technologies to identify design and test bench issues and ensure DV quality.

Support PHY subsystem validation using Palladium and/or FPGA.

Preferred Qualifications

Advanced knowledge of Verilog, SystemVerilog, and UVM. Knowledge of SystemVerilog Assertion.

Knowledge and experience of ASIC verification flows including test bench development, constrained random testing, and code/functional coverage.

Proficient in shell and Python scripting, Perl scripting.

Experience of using AI technologies in data mining/analysis.

Experience of using Matlab/C reference model and bit-accurate verification.

Knowledge of wireless protocols such as Bluetooth, UWB, WLAN, or Zigbee.



Should be a team player with excellent communication skills, self-motivated and well organized.

Minimum Qualifications

Minimum requirement of a bachelors degree.

Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant .

Company Videos

Hear directly from employees about what it is like to work at Apple.

Apply Now

Date Posted

12/15/2025

Views

0

Back to Job Listings ❤️Add To Job List Company Info View Company Reviews
Neutral
Subjectivity Score: 0

Similar Jobs

PHY Design Verification Engineer - Apple

Views in the last 30 days - 0

View Details

Wireless Design Verification Engineer - Apple

Views in the last 30 days - 0

View Details

Wireless Design Verification Engineer - Apple

Views in the last 30 days - 0

View Details

Research Engineer - Droplet Generation - ASML

Views in the last 30 days - 0

View Details

Research Engineer - 2nd Shift - ASML

Views in the last 30 days - 0

View Details

Motion Sensing AI Automation Engineer - Apple

Views in the last 30 days - 0

View Details