I/O Subsystem Architect
Company
Rivos
Location
Fort Collins
Type
Full Time
Job Description
Our mission is to create computing platforms using workload-driven HW/SW co-design that will transform the industry with the most advanced technologies. As I/O subsystem architect, you will be responsible for the architecture specification for external interfaces and their performance, power, area requirements. This will cover both Ethernet and PCIe/CXL subsystems for Datacenter products. You will be working with the Silicon team (eg. RTL/microarchitecture, DV, PD, Perf, DFT) members, the Platform team (board/system design, SI/PI), the Workload analysis team, the Software team and industry consortiums such as UEC and PCI-SIG.
Responsibilities
- As a I/O Subsystem Architect, you will own or participate in the following:Â
- Architecture development and specification - from early high-level architectural exploration through micro architectural direction and writing a detailed specification
- Memory (PCIe/CXL) and Network (Ethernet) style I/O subsystems, their connection to the internal fabric, RAS and Security requirements, bandwidth and latency targets
- Development, assessment, and refinement of Architecture to target power, performance, area, and timing goals
- Helping produce and review validation plans for functionality and performance
Requirements
- This is an architecture lead position so a senior level of experience is expected.
- Thorough knowledge of I/O Subsystem architecture
- Experience with high bandwidth Ethernet NIC and/or PCIe Ports (and prepared to provide architecture leadership for interfacing to both)
- Experience with Datacenter class RAS, QoS and Security (working with the security team)
- Knowledge of on-chip network protocols: AMBA, AXI, CHI, ACE, Tilelink or APB.Â
- Experience with RDMA, RoCEv2, or Infiniband is useful
- Experience with SERDES based PHYs, or Die-to-die (eg UCIe) is useful
- Experience with system-level network topologies such as rings, mesh, torus, fat-trees is useful
- Knowledge of cache coherent memory systems and interconnect is useful
- Knowledge of SystemVerilog or Verilog, C or C++, scripting languages such as Python
- Experience with functional and performance simulators
- Knowledge of logic design principles along with timing and power implications
- Understanding of low power architecture techniques
- Understanding of high performance techniques and trade-offs for I/O
Education and Experience
- Industry experience as well as PhD, Master’s Degree or Bachelor’s Degree in a technical subject area.
Date Posted
06/07/2024
Views
3
Similar Jobs
Field CTO (US Remote) - Anomali
Views in the last 30 days - 0
Anomali a Silicon Valleybased company is seeking a Field CTO to drive the adoption of their AIPowered Security Operations Platform The role involves t...
View DetailsSoftware Engineer III - Walmart Global Tech
Views in the last 30 days - 0
The Software Engineer III role involves developing highperformance scalable WFS applications for Walmarts Supply Chain particularly for Walmart Fulfil...
View DetailsEnd-to-End Enterprise Architect - Sutherland
Views in the last 30 days - 0
Sutherland is a global company specializing in AI automation cloud engineering and advanced analytics They work with iconic brands worldwide providing...
View DetailsMechanical Design Engineer II (R3070) - Shield AI
Views in the last 30 days - 0
Shield AI a venturebacked defense technology company founded in 2015 is seeking a Mechanical Engineer to contribute to the design and development of a...
View DetailsTechnical Manager, Customer Engineering - SIEM focus ( US Remote) - Anomali
Views in the last 30 days - 0
Anomali a Silicon Valleybased company is seeking a dynamic Technical Manager to lead a highperforming team of SIEM and TIP professionals The role invo...
View DetailsAssessments & Exercises Vice President - Third Party Cybersecurity Assessment Architect - JPMorganChase
Views in the last 30 days - 0
JPMorgan Chase is seeking a Cybersecurity Assessor to join their ThirdParty Assurance team The role involves assessing the security of JPMCs thirdpart...
View Details