Senior Silicon Digital Design Engineer
Job Description
Minimum qualifications:
- Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
- 5 years of experience with digital logic design principles, RTL design concepts, and languages such as Verilog or SystemVerilog.
- 5 years of experience with IP Development and/or Integration.
- Experience with logic synthesis techniques to optimize RTL code, performance and power as well as low-power design techniques.
- Experience with scripting languages like Perl or Python.
- Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
Want more jobs like this?
Get jobs in Mountain View, CA delivered to your inbox every week.

About the job
Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.
The US base salary range for this full-time position is $150,000-$223,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. The range displayed on each job posting reflects the minimum and maximum target salaries for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google .
Responsibilities
- Perform RTL coding, function and performance simulation debugging and Lint, CDC, FV, UPF checks.
- Participate in test plan and coverage analysis of the sub-system and chip-level verification.
- Collaborate with cross-functional teams to debug failures (e.g., boards, software, manufacturing, design, thermal issues).
Explore More
5 years of experience with digital logic design principles Jobs
Experience with IP Development and/or Integration Jobs
Knowledge of high performance and energy efficient design techniques Jobs
Participate in test plan and coverage analysis of the sub-system and chip-level verification Jobs
Collaborate with cross-functional teams to debug failures Jobs
More Jobs at Google
Jobs in Mountain View, CA
Apply Now
Back to Job Listings
Add To Job List
Company Profile
View Company Reviews
Date Posted
12/19/2024
Views
0
Positive
Subjectivity Score: 0.9
Similar Jobs
Senior Full Stack Developer, Product Management - Experience Prototyping - General Motors
Views in the last 30 days - 0
View DetailsSenior Business Development & Partner Manager - LegalZoom
Views in the last 30 days - 0
View Details